# **International Islamic University Islamabad**

Faculty of Engineering and Technology

Department of Electrical and Computer Engineering



# **Digital System Design**

# **DESIGN OF BCD TO EXCESS 3 CODE**

Open-Ended Lab Report Group Members:

- 1.\_ USMAN MAJEED & 675-FET-F19
- 2. WALEED BIN SAEED & 677-FET-F19
- 3. UMAIR KHAN & 679-FET-F19
- 4. FAIZAN ILYAS & 680-FET-F19
- 5. ADEEL HUSSAIN & 681-FET-F19

Submitted To: Engr. Hassan Haider

# ✓ INTRODUCTION:

The Excess-3 binary code is an example of a self-complementary BCD code. A self-complementary binary code is a code which is always complimented in itself. By replacing the bit 0 to 1 and 1 to 0 of a number, we find the 1's complement of the number. The sum of the 1'st complement and the binary number of a decimal is equal to the binary number of decimal 9. The process of converting BCD to Excess-3 is quite simple from other conversions. The Excess-3 code can be calculated by adding 3, i.e., 0011 to each four-digit BCD code. Below is the truth table for the conversion of

BCD to Excess-3 code. In the below table, the 0-9 decimal digits will convert into excess three codes. We will do our project using a MEALY STATE MACHINE, whose state diagram is given below.

### Proposed Methodology/ Circuit Diagram:



### **Conversion Table**

| Decimal<br>Digit | BCD<br>Code | Excess-3<br>Code |
|------------------|-------------|------------------|
| 0                | 0000        | 0011             |
| 1                | 0001        | 0100             |
| 2                | 0010        | 0101             |
| 3                | 0011        | 0110             |
| 4                | 0100        | 0111             |
| 5                | 0101        | 1000             |
| 6                | 0110        | 1001             |
| 7                | 0111        | 1010             |
| 8                | 1000        | 1011             |
| 9                | 1001        | 1100             |

# State Diagram:



# ✓ METHOD:

### 1. Xilinx Software:

Xilinx ISE (Integrated Synthesis Environment) is a discontinued software tool from Xilinx for synthesis and analysis of HDL designs, which primarily targets development of embedded firmware for Xilinx FPGA and CPLD integrated circuit (IC) product families. Xilinx solutions enable smarter, connected, and differentiated systems, integrating the highest levels of software-based intelligence with hardware optimization and any-to-any connectivity. Xilinx serves the aerospace and defense industry with commercial, industrial, military, and space grade products.





×

### ←Associate Source

Select a source with which to associate the new source.

bcd2excess3

# ✓ WORKING ON XILINX:

By introducing the BCD TO EXCESS THREE and before practically implementation of thiswe perform all our logic and algorithms on Xilinx .

All the steps, simulations, test bench's, outputs are given in below both in pictorial way as well as in form of written code .

## 1. Verilog Code:

```
1 'timescale lns / lps
3 // Company:
4 // Engineer:
6 // Create Date: 18:44:58 06/07/2022
7 // Design Name:
8 // Module Name:
                bcd2excess3
9 // Project Name:
10 // Target Devices:
11 // Tool versions:
12 // Description:
13 //
14 // Dependencies:
15 //
16 // Revision:
17 // Revision 0.01 - File Created
18 // Additional Comments:
19 //
21 module bcd2excess3(y, x, state, clk, reset);
      output y, state; input x, clk, reset;
22
     parameter S0 = 3'd0, S1 = 3'd1, S2 = 3'd2, S3 = 3'd3, S4 = 3'd4, S5 = 3'd5, S6 = 3'd6;
23
     reg[2: 0] state, nxtstate; reg y;
24
25
      always @ (posedge clk or negedge reset)
     if (reset== 0) state <= S0; else state <= nxtstate;</pre>
26
27
      always @ (state or x) begin
28
      case (state)
29
30
      S0: if (x) begin
                         nxtstate = S4; y = 0;
                                                       end
31
32
                begin nxtstate = S1;
33
       else
                                      y = 1;
34
       S1: if (x) begin nxtstate = S5; y = 0;
35
                                                          end
36
```

```
37
       else
                  begin nxtstate = S2; y = 1;
                                                           end
38
         52:
                        begin nxtstate = S3; y = x;
                                                             end
39
40
41
        S3: begin nxtstate = S0; y = x;
                                                      end
42
            begin nxtstate = S5; y = x; end
        S4:
43
44
            if (x) begin nxtstate = S6; y = 0;
        S5:
45
                                                            end
46
       else begin nxtstate = S3; y = 1;
47
                                               end
48
          36: begin nxtstate = S0; y = \sim x; default: begin nxtstate = 3'dx; y = x;
         S6: begin
                                         y = \sim x;
49
50
                                                     end
          endcase
51
          end
52
          endmodule
53
```

### 1. Test bench:

```
1 'timescale lns / lps
  4 // Company:
5 // Engineer:
6
  //
  // Create Date: 20:49:03 06/07/2022
 // Design Name: bcd2excess3
9 // Module Name: U:/sem 6/dsd/usmanmajeed/tsb.v
  // Project Name: usmanmajeed
10
11 // Target Device:
12 // Tool versions:
13 // Description:
14 //
15 // Verilog Test Fixture created by ISE for module: bcd2excess3
16 //
  // Dependencies:
17
18 //
19 // Revision:
20 // Revision 0.01 - File Created
21
  // Additional Comments:
22 //
  23
24
  module tsb;
25
26
    // Inputs
27
28
     reg x;
    reg clk;
29
30
    reg reset;
```

```
31
       // Outputs
32
33
       wire y;
34
       wire [2:0] state;
35
      // Instantiate the Unit Under Test (UUT)
36
       bcd2excess3 uut (
37
38
          .y(y),
39
          .x(x),
          .state(state),
40
41
          .clk(clk),
          .reset (reset)
42
43
      );
44
       initial begin
45
       reset = 1; #7 reset = 0; #3 reset = 1;
46
47
   end
             initial begin clk = 0;
48
49
       repeat (20)
                         #5 clk = ~clk;
50
       end
       initial
                begin
                           x = 1;
51
                           #10 x = ~x;
52
       repeat (10)
53
                      end
54
   endmodule
55
```

1. Output:



# 1. Refrences: www.FPGA4FUN.com www.FPGA4STUDENTS.com www.ijmetr.com

